## CPEN311 Homework 3

| Name: | ID: |  |
|-------|-----|--|
|       |     |  |

<u>Instructions</u>: This homework assignment is **individual**. You can use a computer except where handwritten answers are specifically requested. You may use either SystemVerilog or VHDL for your answers, according to your preference.

## Background

In class we learned about the start-finish protocol. We learned that it allowed two state machines, let's call them fsm\_a and fsm\_b, to "call" another state machine, let's call it fsm\_c. One disadvantage of the method described in class is that it required that fsm\_a and fsm\_b coordinate with each other to avoid trying to "call" fsm c at the same time.

In order to fix this, we can write a state machine that is inserted between fsm\_a and fsm\_b, on the one hand, and fsm\_c, on the other hand. That state machine, that we will call "shared\_access\_to\_one\_state\_machine", will "trick" fsm\_a and fsm\_b and make them think that they are the only ones talking to fsm\_c. A schematic of the system is shown on the next page. Note that the clocks "clk" and "sm\_clk" are all connected to the same clock, but those connections are omitted for simplicity in the diagram.

The system works as follows. The "trap\_edge" modules trap the rising edge of the "start" signal, with the output in trapped edge signifying that a "start" request has been received.

The state machine "shared\_access\_to\_one\_state\_machine" monitors the start requests that are conveyed to it by the trap\_edge modules. When a start request is received, "shared\_access\_to\_one\_state\_machine" first waits for fsm\_c to finish (if it is in the middle of completing a "call"), and (once fsm\_c is free) it then calls fsm\_c using the start-finish protocol (it resets the trapped start edge when doing so to make room for the next start request).

Arguments to fsm\_c are conveyed either from fsm\_a or fsm\_b according which is currently calling fsm\_c. When fsm\_c finishes, results from fsm\_c are registered and passed back from fsm\_c to fsm\_a or fsm\_b according to which of fsm\_a or fsm\_b called fsm\_c.

From the point of view of fsm\_a and fsm\_b, they have no idea that between them and fsm\_c there is another state machine. The only way they might be able to figure that out is if they measure how much time it takes between when they assert "start" to when they get "finish"; if they do that, they may realize it is taking longer than expected.



Figure 1 - Usage of the "shared\_access\_to\_one\_state\_machine" FSM -Page 2 of 5-

The following flow chart shows the algorithm of the state machine "shared access to one state machine".



Figure 2 - Flow Diagram of shared\_access\_to\_one\_state\_machine

In Figure 2, the outputs of the state machine are also the outputs of the module, except for:

select\_b\_output\_parameters: the function of this state machine
output is (in pseudo-code):

```
if (select_b_output_parameters) then
    output_arguments = input_arguments_b
else
    output arguments = input arguments a
```

register\_data\_a\_enable: this is a clock-enable signal to a register. When high, it enables registering of the input "in\_received\_data" into a register that goes to the output "received\_data a"

Similarly, register\_data\_b\_enable is a clock-enable signal to a register. When high, it enables registering of the input "in\_received\_data" into a register that goes to the output "received\_data\_b" (outputs and inputs of the module are defined below)

(10%) (a) We will first design the module trap\_edge. Write SystemVerilog or VHDL code to design a module trap\_edge as follows:

Assume async\_sig is asynchronous to the clock "clk". The module trap\_edge should trap the rising edge of async\_sig, properly and safely synchronize it to clk, and the result should be output in the output trapped\_edge. Trapped edge should remain high until the asynchronous active-high reset "reset" is asserted.

Hand in your code and a handwritten schematic of the module trap edge.

(40%) (b) The following is the header of the module shared\_access\_to\_one\_state\_machine. Complete the module <u>using the state machine design method taught in class</u>. Provide an asynchronous active-high reset input to the state machine named "reset". Of course, Make sure the state machine is glitch-free.

```
output logic reset_start_request_b,
input [(N-1):0] input_arguments_a,
input [(N-1):0] input_arguments_b,
output reg [(M-1):0] received_data_a,
output reg [(M-1):0] received_data_b,
input reset,
input [M-1:0] in_received_data
);
```

- (c) (30%) Draw a schematic, <u>using handwriting</u>, of the module shared\_access\_to\_one\_state\_machine. For clarity, use state names (as defined in the flowchart) in your schematic (i.e. do not write the numerical values of the state encoding, write the state name instead)
- (d) (20%) Simulate the module shared\_access\_to\_one\_state\_machine to prove that indeed it does what it is supposed to do. Hand in annotated simulation results, where your annotations on the simulation waveforms clearly show that the state machine shared\_access\_to\_one\_state\_machine is working properly and that you understand what the simulation waveforms show.
- (e) (20%) Bonus: Using parameters, "generate" statements, "for" statements, and possibly multidimensional arrays, write an advanced version of shared\_access\_to\_one\_state\_machine that will allow for any number of state machines (not just two) to call a target fsm without coordinating between them. The number of calling state machines should be given as a parameter. Hand in:
  - 1. The code of your state machine
- 2. An annotated simulation that proves that your state machine works.